A Novel Reconfigurable Sub-0.25-V Digital Logic Family Using the Electron-Hole Bilayer TFET
Metadatos
Mostrar el registro completo del ítemEditorial
Institute of Electrical and Electronics Engineers (IEEE)
Materia
Band-to-band tunneling Tunnel field-effect transistor (TFET) 2D-2D tunneling
Fecha
2017-09-29Referencia bibliográfica
C. Alper, J. L. Padilla, P. Palestri and A. M. Ionescu, "A Novel Reconfigurable Sub-0.25-V Digital Logic Family Using the Electron-Hole Bilayer TFET," in IEEE Journal of the Electron Devices Society, vol. 6, pp. 2-7, 2018, doi: 10.1109/JEDS.2017.2758018
Patrocinador
European Community Seventh Framework Programme through the Project E2-Switch under Grant 619509; Marie Curie Action under Grant 291780 (Andalucia Talent Hub)Resumen
We propose and validate a novel design methodology for logic circuits that exploits the conduction mechanism and the presence of two independently biased gates (“n-gate” and “p-gate”) of the electron-hole bilayer tunnel field-effect transistor (EHBTFET). If the device is designed to conduct only under certain conditions, e.g., when V n-gate = V DD and V p-gate = 0, it then shows an “XOR-like” behavior that allows the implementation of certain logic gates with a smaller number of transistors compared to conventional CMOS static logic. This simplifies the design and possibly results in faster operation due to lower node capacitances. We demonstrate the feasibility of the proposed EHBTFET logic for low supply voltage operation using mixed device/circuit simulations including quantum corrections.