Mostrar el registro sencillo del ítem

dc.contributor.authorAlper, C
dc.contributor.authorPadilla De la Torre, José Luis 
dc.contributor.authorPalestri, Pierpaolo
dc.contributor.authorIonescu, Adrian Mihai
dc.date.accessioned2024-10-24T12:31:30Z
dc.date.available2024-10-24T12:31:30Z
dc.date.issued2017-09-29
dc.identifier.citationC. Alper, J. L. Padilla, P. Palestri and A. M. Ionescu, "A Novel Reconfigurable Sub-0.25-V Digital Logic Family Using the Electron-Hole Bilayer TFET," in IEEE Journal of the Electron Devices Society, vol. 6, pp. 2-7, 2018, doi: 10.1109/JEDS.2017.2758018es_ES
dc.identifier.urihttps://hdl.handle.net/10481/96333
dc.description.abstractWe propose and validate a novel design methodology for logic circuits that exploits the conduction mechanism and the presence of two independently biased gates (“n-gate” and “p-gate”) of the electron-hole bilayer tunnel field-effect transistor (EHBTFET). If the device is designed to conduct only under certain conditions, e.g., when V n-gate = V DD and V p-gate = 0, it then shows an “XOR-like” behavior that allows the implementation of certain logic gates with a smaller number of transistors compared to conventional CMOS static logic. This simplifies the design and possibly results in faster operation due to lower node capacitances. We demonstrate the feasibility of the proposed EHBTFET logic for low supply voltage operation using mixed device/circuit simulations including quantum corrections.es_ES
dc.description.sponsorshipEuropean Community Seventh Framework Programme through the Project E2-Switch under Grant 619509es_ES
dc.description.sponsorshipMarie Curie Action under Grant 291780 (Andalucia Talent Hub)es_ES
dc.language.isoenges_ES
dc.publisherInstitute of Electrical and Electronics Engineers (IEEE)es_ES
dc.rightsAtribución 4.0 Internacional*
dc.rights.urihttp://creativecommons.org/licenses/by/4.0/*
dc.subjectBand-to-band tunnelinges_ES
dc.subjectTunnel field-effect transistor (TFET)es_ES
dc.subject2D-2D tunnelinges_ES
dc.titleA Novel Reconfigurable Sub-0.25-V Digital Logic Family Using the Electron-Hole Bilayer TFETes_ES
dc.typejournal articlees_ES
dc.relation.projectIDinfo:eu-repo/grantAgreement/EC/FP7/619509es_ES
dc.relation.projectIDinfo:eu-repo/grantAgreement/EC/FP7/MSC 291780es_ES
dc.rights.accessRightsopen accesses_ES
dc.identifier.doi10.1109/JEDS.2017.2758018
dc.type.hasVersionVoRes_ES


Ficheros en el ítem

[PDF]

Este ítem aparece en la(s) siguiente(s) colección(ones)

Mostrar el registro sencillo del ítem

Atribución 4.0 Internacional
Excepto si se señala otra cosa, la licencia del ítem se describe como Atribución 4.0 Internacional