Mostrar el registro sencillo del ítem
A Novel Reconfigurable Sub-0.25-V Digital Logic Family Using the Electron-Hole Bilayer TFET
dc.contributor.author | Alper, C | |
dc.contributor.author | Padilla De la Torre, José Luis | |
dc.contributor.author | Palestri, Pierpaolo | |
dc.contributor.author | Ionescu, Adrian Mihai | |
dc.date.accessioned | 2024-10-24T12:31:30Z | |
dc.date.available | 2024-10-24T12:31:30Z | |
dc.date.issued | 2017-09-29 | |
dc.identifier.citation | C. Alper, J. L. Padilla, P. Palestri and A. M. Ionescu, "A Novel Reconfigurable Sub-0.25-V Digital Logic Family Using the Electron-Hole Bilayer TFET," in IEEE Journal of the Electron Devices Society, vol. 6, pp. 2-7, 2018, doi: 10.1109/JEDS.2017.2758018 | es_ES |
dc.identifier.uri | https://hdl.handle.net/10481/96333 | |
dc.description.abstract | We propose and validate a novel design methodology for logic circuits that exploits the conduction mechanism and the presence of two independently biased gates (“n-gate” and “p-gate”) of the electron-hole bilayer tunnel field-effect transistor (EHBTFET). If the device is designed to conduct only under certain conditions, e.g., when V n-gate = V DD and V p-gate = 0, it then shows an “XOR-like” behavior that allows the implementation of certain logic gates with a smaller number of transistors compared to conventional CMOS static logic. This simplifies the design and possibly results in faster operation due to lower node capacitances. We demonstrate the feasibility of the proposed EHBTFET logic for low supply voltage operation using mixed device/circuit simulations including quantum corrections. | es_ES |
dc.description.sponsorship | European Community Seventh Framework Programme through the Project E2-Switch under Grant 619509 | es_ES |
dc.description.sponsorship | Marie Curie Action under Grant 291780 (Andalucia Talent Hub) | es_ES |
dc.language.iso | eng | es_ES |
dc.publisher | Institute of Electrical and Electronics Engineers (IEEE) | es_ES |
dc.rights | Atribución 4.0 Internacional | * |
dc.rights.uri | http://creativecommons.org/licenses/by/4.0/ | * |
dc.subject | Band-to-band tunneling | es_ES |
dc.subject | Tunnel field-effect transistor (TFET) | es_ES |
dc.subject | 2D-2D tunneling | es_ES |
dc.title | A Novel Reconfigurable Sub-0.25-V Digital Logic Family Using the Electron-Hole Bilayer TFET | es_ES |
dc.type | journal article | es_ES |
dc.relation.projectID | info:eu-repo/grantAgreement/EC/FP7/619509 | es_ES |
dc.relation.projectID | info:eu-repo/grantAgreement/EC/FP7/MSC 291780 | es_ES |
dc.rights.accessRights | open access | es_ES |
dc.identifier.doi | 10.1109/JEDS.2017.2758018 | |
dc.type.hasVersion | VoR | es_ES |
Ficheros en el ítem
Este ítem aparece en la(s) siguiente(s) colección(ones)
-
OpenAIRE (Open Access Infrastructure for Research in Europe)
Publicaciones financiadas por Framework Programme 7, Horizonte 2020, Horizonte Europa... del European Research Council de la Unión Europea en el marco del Proyecto OpenAIRE que promueve el acceso abierto a Europa.