Mostrar el registro sencillo del ítem

dc.contributor.authorCastillo, E.
dc.contributor.authorMorales Santos, Diego Pedro 
dc.contributor.authorGarcía, A.
dc.contributor.authorParrilla, L.
dc.contributor.authorTodorovich, E.
dc.contributor.authorMeyer Baese, Uwe
dc.date.accessioned2024-12-17T11:04:53Z
dc.date.available2024-12-17T11:04:53Z
dc.date.issued2015-03-15
dc.identifier.citationCastillo, E., Morales, D. P., García, A., Parrilla, L., Todorovich, E., Meyer-Baese, U., Design Time Optimization for Hardware Watermarking Protection of HDL Designs, The Scientific World Journal, 2015, 752969, 14 pages, 2015. https://doi.org/10.1155/2015/752969es_ES
dc.identifier.urihttps://hdl.handle.net/10481/98127
dc.description.abstractHDL-level design offers important advantages for the application of watermarking to IP cores, but its complexity also requires tools automating these watermarking algorithms. A new tool for signature distribution through combinational logic is proposed in this work. IPP@HDL, a previously proposed high-level watermarking technique, has been employed for evaluating the tool. IPP@HDL relies on spreading the bits of a digital signature at the HDL design level using combinational logic included within the original system.The development of this new tool for the signature distribution has not only extended and eased the applicability of this IPP technique, but it has also improved the signature hosting process itself. Three algorithms were studied in order to develop this automated tool. The selection of a cost function determines the best hosting solutions in terms of area and performance penalties on the IP core to protect. An 1D-DWT core andMD5 and SHA1 digital signatures were used in order to illustrate the benefits of the new tool and its optimization related to the extraction logic resources. Among the proposed algorithms, the alternative based on simulated annealing reduces the additional resources while maintaining an acceptable computation time and also saving designer effort and time.es_ES
dc.description.sponsorshipCEI BIOTIC Granada 2014 under Project mP TIC 3, “Compromiso con la investigaciión y el desarrollo.”es_ES
dc.description.sponsorshipAltera Corp.es_ES
dc.description.sponsorshipXilinx Inc.es_ES
dc.language.isoenges_ES
dc.publisherWileyes_ES
dc.rightsAtribución 4.0 Internacional*
dc.rights.urihttp://creativecommons.org/licenses/by/4.0/*
dc.titleDesign Time Optimization for Hardware Watermarking Protection of HDL Designses_ES
dc.typejournal articlees_ES
dc.rights.accessRightsopen accesses_ES
dc.identifier.doi10.1155/2015/752969
dc.type.hasVersionVoRes_ES


Ficheros en el ítem

[PDF]

Este ítem aparece en la(s) siguiente(s) colección(ones)

Mostrar el registro sencillo del ítem

Atribución 4.0 Internacional
Excepto si se señala otra cosa, la licencia del ítem se describe como Atribución 4.0 Internacional