Mostrar el registro sencillo del ítem

dc.contributor.authorHatefinasab, Seyedehsomayeh
dc.contributor.authorRodríguez Santiago, Noel 
dc.contributor.authorGarcía Ríos, Antonio 
dc.contributor.authorCastillo Morales, María Encarnación 
dc.date.accessioned2021-05-25T10:17:02Z
dc.date.available2021-05-25T10:17:02Z
dc.date.issued2021
dc.identifier.citationHatefinasab, S.; Rodriguez, N.; García, A.; Castillo, E. Low-Cost Soft Error Robust Hardened D-Latch for CMOS Technology Circuit. Electronics 2021, 10, 1256. https:// doi.org/10.3390/electronics10111256es_ES
dc.identifier.urihttp://hdl.handle.net/10481/68712
dc.description.abstractIn this paper, a Soft Error Hardened D-latch with improved performance is proposed, also featuring Single Event Upset (SEU) and Single Event Transient (SET) immunity. This novel D-latch can tolerate particles as charge injection in different internal nodes, as well as the input and output nodes. The performance of the new circuit has been assessed through different key parameters, such as power consumption, delay, Power-Delay Product (PDP) at various frequencies, voltage, temperature, and process variations. A set of simulations has been set up to benchmark the new proposed D-latch in comparison to previous D-latches, such as the Static D-latch, TPDICE-based D-latch, LSEH-1 and DICE D-latches. A comparison between these simulations proves that the proposed D-latch not only has a better immunity, but also features lower power consumption, delay, PDP, and area footprint. Moreover, the impact of temperature and process variations, such as aspect ratio (W/L) and threshold voltage transistor variability, on the proposed D-latch with regard to previous D-latches is investigated. Specifically, the delay and PDP of the proposed D-latch improves by 60.3% and 3.67%, respectively, when compared to the reference Static D-latch. Furthermore, the standard deviation of the threshold voltage transistor variability impact on the delay improved by 3.2%, while its impact on the power consumption improves by 9.1%. Finally, it is shown that the standard deviation of the (W/L) transistor variability on the power consumption is improved by 56.2%.es_ES
dc.language.isoenges_ES
dc.publisherMDPIes_ES
dc.rightsAtribución 3.0 España*
dc.rights.urihttp://creativecommons.org/licenses/by/3.0/es/*
dc.subjectHardened D-latches_ES
dc.subjectComplementary Metal Oxide Semiconductor (CMOS) technologyes_ES
dc.subjectPower-Delay Product (PDP)es_ES
dc.subjectSoft Error (SE)es_ES
dc.subjectSEU (Single Event Upset)es_ES
dc.subjectHigh Impedance State (HIS)es_ES
dc.subjectSingle event transient (SET)es_ES
dc.titleLow-Cost Soft Error Robust Hardened D-Latch for CMOS Technology Circuites_ES
dc.typeinfo:eu-repo/semantics/articlees_ES
dc.rights.accessRightsinfo:eu-repo/semantics/openAccesses_ES
dc.identifier.doi10.3390/electronics10111256


Ficheros en el ítem

[PDF]

Este ítem aparece en la(s) siguiente(s) colección(ones)

Mostrar el registro sencillo del ítem

Atribución 3.0 España
Excepto si se señala otra cosa, la licencia del ítem se describe como Atribución 3.0 España