# Extended analysis of the Z<sup>2</sup>-FET: Operation as capacitor-less eDRAM

Carlos Navarro, Joris Lacord, Mukta Singh Parihar, Fikru Adamu-Lema, Meng Duan, Noel Rodriguez, Binjie Cheng, Hassan El Dirani, Jean-Charles Barbe, Pascal Fonteneau, Maryline Bawedin, Campbell Millar, Philippe Galy, Cyrille Le Royer, Siegfried Karg, Paul Wells, Yong-Tae Kim, Asen Asenov, Sorin Cristoloveanu and Francisco Gamiz

Abstract—The  $Z^2$ -FET operation as capacitor-less DRAM is analyzed using advanced 2D TCAD simulations for IoT applications. The simulated architecture is built based on actual 28 nm FD-SOI devices. It is found that the triggering mechanism is dominated by the front-gate bias and the carrier's diffusion length. As in other FB-DRAMs, the memory window is defined by the ON voltage shift with the stored body charge. However, the  $Z^2$ -FET's memory state is not exclusively defined by the inner charge but also by the reading conditions.

Keywords—1T-DRAM, capacitor-less, feedback effect, fully depleted, ground plane, lifetime, sharp switch, SOI,  $Z^2$ -FET.

#### I. Introduction

Among other uses such as ESD [1], the  $Z^2$ -FET or similar structures, can be considered as a promising candidate to operate as single-transistor DRAM cell [2], [3]. In order to succeed, 1T-DRAM cells need to comply with several requirements [4]: i) low operating voltage and power consumption, ii) long retention time, iii) high density integration, iv) fast random access, and v) easy fabrication.

The  $Z^2$ -FET features: i) possibility of employing ultra-thin SOI films without suffering from the supercoupling effect [5], ii) high retention times [6], iii) large current ratio, iv) regenerative reading [2] and v) CMOS flow compatibility. These advantages motivate an in-depth study of the cell to fully understand the operation mechanisms occurring inside the device enabling an efficient optimization, hence boosting the performance.

# II. SIMULATION SETUP: STRUCTURE AND MODELS

To explore the  $Z^2$ -FET operation, 2D numerical simulations were carried out by employing Synopsys TCAD tool [7]. The default structure in Fig. 1 corresponds to experimental  $Z^2$ -FET



Fig. 1. Default N-type (top gate beside the anode) Z $^2$ -FET 2D simulated structure in Synopsys TCAD.  $L_G=L_{int}=200$  nm,  $t_{Ox}\approx 3$  nm,  $t_{Si}\approx 7$  nm,  $t_{Epi}\approx 15$  nm,  $t_{BOX}\approx 25$  nm and  $t_{Sub}=0.5~\mu\text{m}.$   $N_{SOI}=10^{16}~\text{cm}^{-3}, N_K\approx N_A>10^{21}~\text{cm}^{-3}$  and  $N_{Sub}\approx 10^{18}~\text{cm}^{-3}.$ 

devices in 28 FDSOI technology [8]. The  $Z^2$ -FET consists of a FD (Fully Depleted) SOI gated *P-I-N* diode where the front gate does not cover the entire Silicon body spanning from the cathode to the anode. This asymmetric architecture leads to two different regions characterized by their corresponding lengths: the portion where the front-gate is present, noted  $L_G$ , and the ungated region  $L_{In}$ , Fig. 1.

Room temperature (300 K), Fermi-Dirac statistics, density gradient quantization [7], Shockley-Read-Hall (SRH), surface recombination and band-to-band tunneling [9] models were included. The carrier mobility accounts for the doping dependence, high field velocity saturation, transverse electric field (with remote-Coulomb scattering) and Thin-Layer mobility model [7]. No impact ionization models were included since the Z<sup>2</sup>-FET is insensitive to them [2].

In order to obtain similar DC hysteresis as the experimental data, two parameters were modified from default values:

- 1) The anode and cathode access resistance enabled the fitting of the curves at high lateral fields ( $V_A >> 0$  V). For simplicity, identical values were considered at both terminals,  $R_{A/K} = 400~\Omega \cdot \mu m$ .
- 2) The maximum carrier lifetime for electrons and holes. The final values were  $\tau_n=2.5\cdot 10^{-8}~{\rm s}$  and  $\tau_p=10^{-8}~{\rm s}$ .

Figure 2 illustrates the current-voltage characteristics from a) experimental and b) simulation data. The hysteresis is well reproduced together with the maximum current value.

C. Navarro, N. Rodriguez and F. Gamiz are with University of Granada, Spain. E-mail: (carlosnm@ugr.es).

J. Lacord, J.-C. Barbe and C. Le Royer are with CEA-LETI, France. M.S. Parihar, M. Bawedin and S. Cristoloveanu are with IMEP-LAHC, Grenoble INP Minatec, France.

F. Adamu-Lema, M. Duan and A. Asenov are with University of Glasgow, United Kingdom.

H. El Dirani, P. Fonteneau and P. Galy are with STMicroelectronics, France.

B. Cheng and C. Millar are with Synopsys UK, United Kingdom.

S. Karg is with IBM Research Zurich, Switzerland.

P. Wells is with Surecore, United Kingdom.

Y.-T. Kim is with KIST, Republic of Korea.

REMINDER European project is thanked for financial support.



Fig. 2. a) Experimental and b) 2D simulated  $I_A(V_A)$  hysteresis characteristics for several front-gate voltages. The applied anode bias pattern consists on a triangular signal from 0 to 1.5 V with 24.16 s ramping (rising/falling) time. Default parameters with  $L_G=L_{In}=200$  nm.  $V_K=0$  V and  $V_{BG}=-1$  V.



Fig. 3. a) Energy bands edge diagram for  $V_A=0~\rm V$  and b) anode current curves when biasing the gates ( $Z^2$ -FET operation in solid lines,  $V_{FG}=+1~\rm V$  and  $V_{BG}=-1~\rm V$ ) or not (diode operation in dashed lines,  $V_{FG}=0~\rm V$  and  $V_{BG}=0~\rm V$ ).  $V_K=0~\rm V$ .

# III. $Z^2$ -FET BASICS

In order to forward bias the N-type  $Z^2$ -FET, the  $N^+$  cathode (K) is grounded while a positive voltage is applied to the  $P^+$ anode (A). By default, at  $V_{FG} \simeq V_{BG} \simeq 0$  V, the device behaves as a typical P-I-N diode. The  $Z^2$ -FET basic idea is to induce a complementary energy barrier along the intrinsic body transforming the intrinsic region of the diode into a P-N junction as a result of the front (positive) and backgate (negative) biasing. This bias finally leads to a N-P-N-P virtually-doped structure. Figure 3a shows the energy bands edge diagram when inducing (solid lines) or not (dashed lines) the virtual doping in the  $Z^2$ -FET body. Figure 3b illustrates the stationary  $I_A(V_A)$  curves for the two previous gate biasing scenarios. A triangular anode signal from 0 to 1.5 V is applied with a ramping (rising/falling) time of several tens of seconds. With gate biasing the energy barriers are large and the device presents hysteresis with a sharp current switch (solid line). Otherwise the diode behavior is observed (dashed line). The abrupt changes in the conductance can be explained as follows.

# A. Shockley diode analogy

The Z<sup>2</sup>-FET resembles a Shockley diode [10] since it features three homo-junctions (J1-3 in Fig. 3a) without a gate current terminal as thyristors [11]. The main difference is that the junctions are formed by physical doping (implants) instead of gate-induced "virtual doping" which completely modifies the operation and switching.

The *N-P-N-P* structure can be also seen as two bipolar transistors (one *N-P-N* and another *P-N-P*) driving each other into saturation [11]. This mechanism is regenerative and causes the increase in the carrier injection from the lateral terminals. When the positive feedback loop grows enough to forward bias J2 (both BJT turn into saturation abruptly), the positive feedback effect becomes unstable triggering the device ON.

## B. Detailed explanation of barrier modulation

Figure 4 shows the evolution of the  $Z^2$ -FET carrier profiles, energy bands and quasi-fermi energy levels (QFE,  $E_{F_{n,p}}$ ) with time ( $\simeq 0.1$  ms step). A very long (several seconds) pulse of 0.85 V with  $10 \mu \text{s}$  rising time is applied to the anode  $(V_{FG}=1~{
m V},~V_{BG}=-1~{
m V}$  and  $V_K=0~{
m V}).$  The bias values were selected to illustrate the device turn-on rather than to optimize the memory retention. The device current readout is depicted in the inset of Fig. 4a. It exhibits the sharp switch at around 2.8 ms. This abrupt switch is induced by a positive feedback effect between the carrier injection from anode and cathode. However, the barriers collapse is induced by the quasi-Fermi energy shift. It is worth noting that this effect is not a transient effect since it is also observed in DC stationary state. When the anode pulse is applied, the concentration of holes rises with time due to the reduction in the J1 built-in barrier, Fig. 4a. However, before the triggering, the hole current density increase is slower, Fig. 4c. If the hole concentration (p) rises faster than the current density  $(\overline{J_p})$ , the hole QFE gradient needs to be reduced according to Eq. 1.

$$\overrightarrow{J_p} = \mu_p \cdot p \cdot \nabla E_{F_p} \tag{1}$$

where the hole mobility  $\mu_p$  is almost constant. As the hole QFE is pinned by the anode energy, the decrease of the hole QFE gradient implies a downward shift in the ungated region, Fig. 4d. Given that the hole population does not increase abruptly in the ungated region (Fig. 4a), the distance of the hole QFE with the valence band edge remains almost constant with time, Fig. 4f. If the hole QFE moves downward and the distance remains constant, the valence band, thus also the conduction band, must follow this shift, Fig. 4d. This explains the cathode-body (J3) barrier decrease. The same mechanism happens for electrons when the J3 barrier decreases. They reach the gated region further reducing the anode-body (J1) barrier due to the electron QFE increase (as in Eq. 1), Fig. 4b-e. Once the feedback mechanism goes unstable (i.e., the injection of carriers is high enough), the  $\mathbb{Z}^2$ -FET triggers.

The  $Z^2$ -FET sharp switch can happen in both the forward and backward directions or exclusively in the forward sense. The absence of the abrupt current drop implies that J3 is still in forward biased mode even when  $V_A$  is strongly reduced.



Fig. 4. a) Hole and b) electron horizontal carrier profiles as a function of time. The inset represents the current readout with the sharp switch at  $t\simeq 2.8\,$  ms. c) Absolute horizontal (x-sense) hole current density. Energy band edges with d) hole and e) electron QFE. f) Distance from valence band edge to hole QFE (extracted from d at  $x=-0.225~\mu m$ ). The time step between curves corresponds to  $\simeq 0.1\,$  ms. Profiles extracted 0.1 nm away from the top-gate oxide interface.  $V_A=0.85\,$  V,  $V_{FG}=1\,$  V,  $V_{BG}=-1\,$  V and  $V_K=0\,$  V.

## IV. TIME-DEPENDENT OPERATION

In this section the transient behavior of the  $Z^2$ -FET is analysed when operating as a memory.

# A. Dynamic current states

The  $Z^2$ -FET memory operation is based on a transient shift of the ON triggering voltage thanks to the population (high current '1'-state) or depletion (low current '0'-state) of the body. By default, the body is populated making the '1'-state stable. Figure 5 depicts the forward  $I_A(V_A)$  characteristics after a 10 ns long programming for the a) '0' and b) '1' states. The reading access speed is approximated by using the ramping time. The  $V_{ON}$  after  $W_0$  is larger than after  $W_1$ . This transient shift enables the memory window, i.e., useful anode



Fig. 5. Forward  $I_A(V_A)$  curves after programming the a) '0' and b) '1'-states for different ramping times. Dots indicate the  $V_{ON}$ . c) Forward  $I_A(V_A)$  curve for a 1 ms ramping time after '1'/0' programming states. d) '0' and '1'-states ON voltages and memory window  $(V_{ON}\_\cdot_{0'}-V_{ON}\_\cdot_{1'})$  as a function of the ramping time. The shaded area shows the ramping times where there is no sharp switch after the '1' state programming.  $V_{FG}=1.2~{\rm V},\,V_{BG}=-1~{\rm V}$  and  $V_K=0~{\rm V}.$ 

voltages to sense the memory state, defined as the bias range in-between both curves. An example of memory window is depicted in Figure 5c for a 1 ms ramping time. The  $V_{ON}$ after W1/W0 and the memory window width are shown as a function of the ramping time in Figure 5d. The shaded area represents the reading access speed where the sharp switch does not occur after W1 (Figure 5b). Even if the sharp ON voltage is not defined, the memory window still exist (the ON voltage is taken as the minimum  $V_A$  yielding the maximum P-I-N diode current, Figure 5b). This explains also the increase in the  $V_{ON}$  for the '1'-state at fast access speed. Given that the body is gradually repopulated with carriers via thermal generation and undesired carrier injection, the memory window is narrowed with time. This explains why for high ramping times the '0' and '1'-states  $V_{ON}$  approaches until they finally merge preventing the memory operation. Figure 6a shows the Z<sup>2</sup>-FET response to a constant reading for different anode voltages after depleting the body  $(W_0)$ . Depending on the anode voltage, the device presents three different behaviors:

1) For  $V_A \leq 0.845$  V the device is never switched ON no matter the elapsed time. The J1 built in energy barrier prevents the injection of sufficient holes to start forward biasing J3. Even if a certain amount of holes gets into the body, the leakage at J3 is higher or equal so that there is no net charge increase and the hole density remains constant with time. Hence, the positive feedback mechanism



Fig. 6. a) Current readout for different anode voltage pulses against time after depleting the body. b) Anode current as a function of anode voltage at different times extracted from a). c) Hole and d) electron density concentrations with time below the front-gate (mid-channel,  $x=0~\mu \text{m}$ ) and in the ungated region ( $x=-0.225~\mu \text{m}$ ) for  $V_A=0.845~\text{V}$  (no triggering) and  $V_A=V_{ON-DC}=0.85~\text{V}$  (triggering). Values extracted 0.1 nm away from the top-gate oxide interface.  $V_{FG}=1~\text{V}$ ,  $V_{BG}=-1~\text{V}$  and  $V_K=0~\text{V}$ .

never starts and the current remains low, '0'-state. Figure 6c-d shows the horizontal carrier profiles for holes and electrons against time at mid-channel ( $x=0~\mu{\rm m}$ ) and in the intrinsic region ( $x=-0.225~\mu{\rm m}$ ) for two anode voltages selected near the triggering boundary condition, Fig. 6a. As observed, a small increase in the hole population (injection from the anode for  $V_A=0.85V$ ) induces a significant increase in the electron concentration which abruptly triggers the device.

- 2) On the other hand, if  $V_A \ge 0.99$  V, the anode injection of holes is always large enough to trigger the device during the anode bias pulse rising time, i.e., high current '1'-state is always read, regardless of the reading pulse width.
- 3) The switching from the '0' to the '1'-state only appears after a given time for the anode bias range in-between  $(0.845 < V_A < 0.99 \text{ V})$ . The injection is not very high but exceeds the J3 leakage current so the charge stored is gradually increased, hence triggering is finally achieved.

Figure 6b evidences the ON voltage shift with time. It illustrates the anode current as a function of the reading anode bias at different times: i) stationary DC conditions (circles,  $t \to \infty$ ), ii) immediately after the rising pulse edge (t = 0.01 ms, squares) and iii) at an intermediate time (t = 0.1 ms, triangles). Before applying the anode reading pulse the device body is depleted, '0'-state, with high energy barriers. As time goes by, carriers are injected or generated



Fig. 7. a) Anode voltage and readout current versus time. b) Horizontal front-channel electron density profile (1 nm away from top-interface at  $t\simeq 0.01$  ms, before applying the anode reading pulse) after '0'-state (solid line) and '1'-state (dashed line) programming operations.  $V_A=0.85$  V,  $V_{FG}=1$  V,  $V_{BG}=-1$  V and  $V_K=0$  V.

reducing the barriers and the ON voltage toward the DC steady curve. Figure 6 also shows that, contrary to other floating-body memory cells [12], [13] where the read memory state is fully defined by the charge stored in the body, the state read in the Z²-FET memory relies also upon the carrier injection from the lateral terminals. If the carrier injection while reading is enough to trigger the feedback mechanism, the current is high ('1'-state). On the contrary, if the injection is not sufficient to trigger the diode current, the device presents low-conductivity ('0'-state) even if the device is fully populated with electrons. The carrier injection depends on two conditions:

- 1) The previous state of the device, i.e. the charge stored inside the device prior to the reading. The body charge, in particular, underneath the gated region, defines the initial energy barrier height between anode and channel before the injection takes place. Lower concentrations of carriers, with respect to the stationary state, enable higher energy barriers, as in the deep depletion mode of a MOS capacitor [14]. Higher barriers reduce the injection from the lateral terminals into the body, even if the reading conditions ( $V_A$  and pulse duration) are identical. If no charge is stored under the gate, the reading anode pulse does not produce the triggering ('0'-state). On the other hand, if many electrons are stored, the application of the same biasing switches ON the device ('1'-state), Fig. 7. The charge modulation inside the body, i.e. memory state programming, is as follows:
  - a) To enhance the carrier population  $(W_1)$ , the device is switched ON (P-I-N diode mode) increasing the anode voltage while grounding the front-gate bias. When the front-gate bias returns to a positive voltage, the induced potential well collects the available carriers.
  - b) The evacuation of charge  $(W_0)$ , carrier depletion, is achieved by capacitive coupling: the front-gate is grounded to eliminate the potential well and evacuate all subsisting electrons.
- 2) The anode voltage and reading pulse width define the overall amount of carriers injected in the body enabling or not the sharp switch to occur. The reading conditions



Fig. 8. a) Front-gate (solid line) and anode (dashed line) bias pattern. b) Impact of the anode voltage on the memory states when fixing the pulse width ( $t_{Reading}=200~\mu s$ ). Influence of the reading time on the c) '0'- and d) '1'-states for a constant anode voltage,  $V_A=1.1~\rm V$ .

also affect the diffusion of holes into the body of the transistor. Higher anode voltages reduce the anode-body junction built-in barrier enhancing the injection. Furthermore, longer reading pulses also enlarge the total amount of carriers getting into the body. This implies that similar barrier conditions, i.e. charge stored within the device, could lead to different memory states depending on the reading parameters. In the Z<sup>2</sup>-FET, the anode terminal combines the roles of gate and drain in other capacitor-R sequence) and b) current readout for different anode voltages and reading times. Low anode voltages are not enough to adequately switch ON the device even after programming the '1'-state ( $V_A \le 0.8 \text{ V}$ ). In contrast, high anode biases  $(V_A \ge 1.2 \text{ V})$  always trigger the device regardless of the memory state previously programmed. Narrow reading pulses solve this problem by reducing the injected charge as shown in Fig. 8c for  $t_{Reading} \leq 50$  ns (not affecting the '1'-state, Fig. 8d).

#### B. Hysteresis cycle

The hysteresis window shown in Fig. 2a does not describe the memory operation. Nevertheless, its analysis provides useful information on the sensitivity of other parameters:

1) Ramping time: Faster ramps/pulses reduce the amount of injected carriers, hence  $V_{ON}$  increases, Fig. 9a. Long ramping times ( $\geq 0.1$  s), yield the stationary DC biasing simulations in Fig. 3b (solid line).



Fig. 9. Hysteresis sensitivity to: a) ramping time, b) carrier lifetime, c) gate/intrinsic regions length, d) temperature, e) front-gate bias and f) backgate bias. Unless stated otherwise, the default structure and triangular (0 to 1.5 V) anode bias pattern in Fig. 2 are used.

2) Carrier lifetime / device length: The lifetime of minority carriers,  $\tau_{n,p}$ , together with the diffusion coefficient,  $D_{n,p}$  (mobility,  $\mu_{n,p}$ , temperature, T, and the thermal voltage,  $k \cdot T/q$ ), defines the diffusion length [15]:

$$L_{n,p} = (D_{n,p} \cdot \tau_{n,p})^{1/2} = (\mu_{n,p} \cdot \frac{k \cdot T}{q} \cdot \tau_{n,p})^{1/2}$$
 (2)

 $L_{n,p}$  indicate the average distance electrons and holes travel before they recombine. The electron diffusion length,  $L_n$ , should be compared to  $L_{In}$  (where electrons are minority carriers) and  $L_p$  compared to  $L_G$  (where holes are minority carriers). This comparison sets the effective injection into the body from cathode and anode, respectively. If these regions are too long compared to  $L_{n,p}$ , most of injected carriers do not cross the gate/intrinsic regions and do not contribute to the barriers collapse. The effect is similar to that of the base width

TABLE I. IMPACT OF KEY PARAMETERS ON THE  ${\rm Z^2 ext{-}FET}$  OPERATION AS 1T-DRAM

| Parameter ↑  | Von | Current Ratio | Retention Time | Related to                         |
|--------------|-----|---------------|----------------|------------------------------------|
| Ramping Time | . ↓ | . ↓           | -              | $\tau_{n,p}$                       |
| $\tau_{n,p}$ | ₩   | . ↓           | . ↓            | $T$ and $\mu_{n,p}$                |
| $L_G L_{In}$ | 1   |               | 1              | $\tau_{n,p}$ , $T$ and $\mu_{n,p}$ |
| T            | ₩   | 1             | <b>\</b>       | -                                  |
| $V_{FG}$     | 1   | -             | 1              | EOT, $V_{BG}$                      |
| $ V_{BG} $   | ₩   | <b>\</b>      |                | $t_{BOX}, N_{GP}$                  |

in a BJT transistor. Short carrier lifetimes reduce this diffusion length, hence the effective injection. As a result,  $V_{ON}$  shifts to larger anode biases, Fig. 9b. Similarly, long devices exhibit larger  $V_{ON}$ , Fig. 9c. Note also that in long devices the barriers are stronger, free from short-channel effects.

- 3) Temperature: Low temperatures reduce the carrier energy [16], thus depress the amount of carriers able to surmount the J1/J3 barriers. Furthermore, the diffusion length is also reduced. As a result, the effective injection decays and  $V_{ON}$  increases, Fig. 9d. The retention time and the base current level are also modified by temperature-controlled generation and parasitic carrier injection.
- 4) Front-gate bias / top-oxide thickness:  $V_{FG}$  induces the potential well to gather electrons below the top-oxide. Larger biases induce higher energy barriers reducing the hole injection. Hence, larger anode voltages are required to trigger the device, Fig. 9e. The sensitivity to this parameter can be enhanced by thinning the top front-oxide.
- 5) Back-gate bias / buried-oxide thickness: The back-gate bias induces a well for holes but has a parasitic influence in the gated region weakening the front-gate barrier. More negative  $V_{BG}$  reduce the  $V_{ON}$ , Fig. 9f.

### C. Cell optimization guideline

The improvement of the memory cell's figures of merit represents a challenge since many parameters are inter-related and affect the cell in different manners. For instance, large anode voltages boost the current margin,  $I_1 - I_0$ , but degrade the ratio,  $I_1/I_0$ , and retention time. The previous trade-off can be partially solved if controlling the anode injection by rising the top-gate bias so that  $V_A < V_{FG}$  is satisfied. This enhances the hole barrier reducing  $I_0$  while improving the retention. An increase of  $V_{ON}$  and the power consumption are expected though. The injection can be also restricted by enlarging the Z<sup>2</sup>-FET length (which also reinforces the barrier limiting SCE) or by reducing the diffusion length (rising  $\tau_{n,p}$  via surface preparation or body doping, or decreasing the mobility by adapting the crystallographic orientation or using mobilitydegrading strain). The smallest functional back-gate bias is suggested to sustain the front-gate impact and to enable simpler design and lower energy usage. Finally, use as narrow reading pulses and as fast ramping times as possible to minimize the '0'-state degradation.

Table I summarizes the impact of these parameters on the  $Z^2$ -FET behavior as eDRAM cell. It is worth noting that the same trend is found for the  $V_{ON}$  and the retention time.

#### CONCLUSION

The Z<sup>2</sup>-FET DC and memory operations have been investigated by 2D TCAD simulations. The basics and the origin of the sharp switch are reexamined. Z<sup>2</sup>-FETs exhibit a complex behavior where the memory state depends on the device architecture and on the reading conditions. The impact of several metrics is quantified and explained while tips to improve the performance as eDRAM are provided.

#### REFERENCES

- [1] Y. Solaro, J. Wan, P. Fonteneau, C. F. Beranger, C. LeRoyer, A. Zaslavsky, P. Ferrari and S. Cristoloveanu. Z<sup>2</sup>-FET: A promising FDSOI device for ESD protection. *Solid-State Electronics*, 97, pp. 23-29, Jul. 2014. doi: 10.1016/j.sse.2014.04.032.
- [2] J. Wan, C. LeRoyer, A. Zaslavsky and S. Cristoloveanu. A Compact Capacitor-Less High-Speed DRAM Using Field Effect-Controlled Charge Regeneration. *Electron Device Letters, IEEE*, 33(2), pp. 179-181, Feb. 2012. doi: 10.1109/LED.2011.2176908.
- [3] A. Z. Badwan, Z. Chbili, Y. Yang, A. A. Salman, Q. Li and D. E. Ioannou. SOI Field-Effect Diode DRAM Cell: Design and Operation. *IEEE Electron Device Letters*, vol. 34 (8), pp. 1002-1004, Aug. 2013. doi: 10.1109/LED.2013.2265552.
- [4] T. Kawahara and H. Mizuno. Green Computing with Emerging Memory: Low-Power Computation for Social Innovations. *Springer*, 2012. doi: 10.1007/978-1-4614-0812-3.
- [5] C. Navarro, M. Bawedin, F. Andrieu, B. Sagnes, F. Martinez and S. Cristoloveanu. Supercoupling effect in short-channel ultrathin fully depleted silicon-on-insulator transistors. *Journal of Applied Physics*, 118, pp. 184504, Oct. 2015. doi: 10.1063/1.4935453.
- [6] J. Wan, C. LeRoyer, A. Zaslavsky and S. Cristoloveanu. Progress in Z<sup>2</sup>-FET 1T-DRAM: Retention time, writing modes, selective array operation, and dual bit storage. *Solid-State Electronics*, 84, pp. 147-154, Jun. 2013. doi: 10.1016/j.sse.2013.02.010.
- [7] Synopsys Inc. Sentaurus Device User Guide, version J-2014.09, 2014.
- [8] N. Planes et al. 28nm FDSOI Technology Platform for High-Speed Low-Voltage Digital Applications. 2012 symposium on VLSI Technology, June, 2012. doi: 10.1109/VLSIT.2012.6242497.
- [9] K- H- Kao, A. S. Verhulst, W. G. Vandenberghe, B. Soree, G. Groeseneken and K. De Meyer. Direct and indirect band-to-band tunneling in germanium-based TFETs. *Transactions on Electron Devices, IEEE*, 59(2), pp. 292-301, Feb. 2012. doi: 10.1109/TED.2011.2175228.
- [10] W. H. Schroen. Characteristics of a high-current, high-voltage Shockley diode. *Transactions on Electron Devices*, *IEEE*, 17(9), pp. 694-705, Sep. 1970. doi: 10.1109/T-ED.1970.17060.
- [11] M. H. Rashid. Power Electronics Handbook Devices, Circuits, and Applications. 3rd Edition Butterworth-Heinemann, Elsevier, 2011.
- [12] M. Bawedin, S. Cristoloveanu and D. Flandre. A Capacitorless 1T-DRAM on SOI Based on Dynamic Coupling and Double-Gate Operation. *Electron Device Letters, IEEE*, 29(7), pp. 795-798, Jul. 2008. doi: 10.1109/LED.2008.2000601.
- [13] N. Rodriguez, C. Navarro, F. Gamiz, F. Andrieu, O. Faynot and S. Cristoloveanu. Experimental Demonstration of Capacitorless A2RAM Cells on Silicon-on-Insulator. *Electron Device Letters*, *IEEE*, 33(12), pp. 1717-1719, Dec. 2012. doi: 10.1109/LED.2012.2221074.
- [14] M. Bawedin, S. Cristoloveanu, D. Flandre and F. Udrea Dynamic body potential variation in FD SOI MOSFETs operated in deep nonequilibrium regime: Model and applications. *Solid-State Electronics*, 54 (2), pp. 104-114, Feb. 2010. doi: 10.1016/j.sse.2009.12.004.
- [15] D. K. Schroder. Semiconductor Material and Device Characterization. 2nd Edition John Wiley and Sons, New York, 1998.
- [16] H. El Dirani, Y. Solaro, P. Fonteneau, P. Ferrari and S. Cristoloveanu. Properties and mechanisms of Z2-FET at variable temperature. *Solid-State Electronics*, 115(B), pp. 201-206, Jan. 2016. doi: 10.1016/j.sse.2015.08.015.