Mostrar el registro sencillo del ítem

dc.contributor.authorRodríguez-Gómez, Rafael
dc.contributor.authorFernández-Sánchez, Enrique J.
dc.contributor.authorDíaz, Javier
dc.contributor.authorRos Vidal, Eduardo 
dc.date.accessioned2012-11-15T13:52:24Z
dc.date.available2012-11-15T13:52:24Z
dc.date.issued2012-01-05
dc.identifier.citationRodríguez-Gómez, R.; Fernández-Sánchez, E. J.; Díaz, J.; Ros, E. FPGA implementation for real-time background subtraction based on horpraset model. Sensors 12(1): 585-611 (2012). [http://hdl.handle.net/10481/22390]en_US
dc.identifier.issn1424-8220
dc.identifier.issndoi:10.3390/s120100585
dc.identifier.urihttp://hdl.handle.net/10481/22390
dc.description.abstractBackground subtraction is considered the first processing stage in video surveillance systems, and consists of determining objects in movement in a scene captured by a static camera. It is an intensive task with a high computational cost. This work proposes an embedded novel architecture on FPGA which is able to extract the background on resource-limited environments and offers low degradation (produced because of the hardware-friendly model modification). In addition, the original model is extended in order to detect shadows and improve the quality of the segmentation of the moving objects. We have analyzed the resource consumption and performance in Spartan3 Xilinx FPGAs and compared to others works available on the literature, showing that the current architecture is a good trade-off in terms of accuracy, performance and resources utilization. With less than a 65% of the resources utilization of a XC3SD3400 Spartan-3A low-cost family FPGA, the system achieves a frequency of 66.5 MHz reaching 32.8 fps with resolution 1,024 x 1,024 pixels, and an estimated power consumption of 5.76 W.en_US
dc.description.sponsorshipThis research was supported by the projects of excellence from the Andalusian Regional Government, Junta de Andalucía (TIC-3873, TIC-5060), the national project ARC-VISION (TEC2010-15396) and the EU grant TOMSY (FP7-270436).en_US
dc.language.isoengen_US
dc.publisherMDPI AGen_US
dc.relationinfo:eu-repo/grantAgreement/EC/FP7/270436en_US
dc.rightsCreative Commons Attribution-NonCommercial-NoDerivs 3.0 License
dc.rights.urihttp://creativecommons.org/licenses/by-nc-nd/3.0/
dc.subjectReal time image processingen_US
dc.subjectReconfigurable architecturesen_US
dc.subjectFPGAsen_US
dc.subjectPerformance analysisen_US
dc.subjectVideo surveillanceen_US
dc.titleFPGA Implementation for real-time background subtraction based on horprasert modelen_US
dc.typeinfo:eu-repo/semantics/articleen_US
dc.rights.accessRightsinfo:eu-repo/semantics/openAccessen_US


Ficheros en el ítem

[PDF]

Este ítem aparece en la(s) siguiente(s) colección(ones)

Mostrar el registro sencillo del ítem

Creative Commons Attribution-NonCommercial-NoDerivs 3.0 License
Excepto si se señala otra cosa, la licencia del ítem se describe como Creative Commons Attribution-NonCommercial-NoDerivs 3.0 License